



## Continuous Assessment Test - I

Programme Name & Branch: B.Tech. IT

Exam Duration: 90 mins

Slot: G1+TG1

Course Code: ITE2001

Course Title: Computer Architecture and Organization

Faculty Name: Dr. Swarna Priya RM, Dr S. Subha

Maximum Marks: 50

Write an Assembly Language Program for implementing the expression 1. a. Z=(X-Y)/((A+B)-(C/D))

> Consider that the data values are stored in memory location starting from 600 onwards and the program is stored from memory location 200 onwards. (5 Marks)

- An instruction is stored at location 300 with its address field at location 301. The address field has the value 600. A processor register R1 contains the number 200 and another register R2 contains 210. Evaluate the effective address if the addressing mode of the instruction is (a) direct; (b) immediate (c) relative (d) register indirect; (e) index with R1 as the index register (f) base with R2 as the base register. (5 Marks)
- Compute the memory traffic, total memory for encoding and storing code that 2. implements the expression evaluation for the following code. Assume that opcode occupy one byte, address occupy three bytes, and data values also occupy three bytes and 1 byte word length for 0,1,2,3 address machines. Give proper justifications wherever required. (Use the template)

| 3-addr    | 2-aadr   | 1-aadr | 0-addr |
|-----------|----------|--------|--------|
| ADD A,B,C | LOAD A,B | LOAD B | PUSH B |
| MPY A,A,D | ADD A,C  | ADD C  | PUSH C |
| SUB A,A,E | MPY A,D  | MPY D  | ADD    |
| ACRES 1   | SUB A,E  | SUB E  | PUSH D |
|           |          | STA E  | MPY    |
|           |          |        | PUSH E |
|           |          | 1.0    | SUB    |
|           | F 12. 1  |        | POP A  |

Template: (Follow for all types)

| Instruction | Memory<br>to Store | to<br>Encode | M/A's<br>to<br>Fetch | M/A's<br>to<br>Execute | Total Memory<br>Traffic |
|-------------|--------------------|--------------|----------------------|------------------------|-------------------------|
| ADD A,B,C   |                    |              |                      |                        |                         |
| MPY A,A,D   |                    | 100          |                      |                        |                         |
| SUB A,A,E   |                    | 148          |                      |                        |                         |
| h           | V                  |              |                      | Total                  |                         |

After computation for each case, give the comparison in the following template.

SEARCH VIT QUESTION PAPERS ON TELEGIRAM YO JOIN



| Instruction<br>Type | 10 Store | to Encode | MAT to<br>fetch an<br>Instruction | MAT to<br>Execute an<br>Instruction | Teaffie |
|---------------------|----------|-----------|-----------------------------------|-------------------------------------|---------|
|                     |          |           |                                   |                                     | 7       |

 Show step by step multiplication process using Booth Algorithm when the following numbers are multiplied. Assume eight bit registers that hold signed numbers. (Use the following template)

(+15) \* (-13)

| A | Q | Qr-1 | Operation/<br>Action | Count/Iteration<br>Number |
|---|---|------|----------------------|---------------------------|
|   |   | 4    |                      |                           |

Design the following set of instructions using a 5 stage instruction pipeline. If any hazards occur, identify those hazards and redesign the pipeline for rectifying each hazard. (5 Marks)

ADD R3,R1,R2

SUB R3, R2, R1

NAND R4, R3, R1

OR RO, R3, R4

XOR R1, R4, R3

b. Calculate the time taken (for the above set of instructions) by the pipelined processor with and without hazard if each instruction takes a cycle time of 10 ns and the time is evenly distributed among the stages. Compare the throughput of this pipelined processor with the unpipelined processor. Assume that there is no latency delay in the pipeline system. Use the following template for comparing the performance. (5 Marks)

| Time taken in<br>Unpipelined | Time taken in<br>Pipelined (Without<br>Hazard) |  |
|------------------------------|------------------------------------------------|--|
|------------------------------|------------------------------------------------|--|

 Represent the following in Sign-Magnitude, 1's complement and 2's complement representation using 6 bits. (3 Marks)

-12

 Consider that the processor accepts 2's complement data representation. Identify the original data. (3 Marks)

(1) 110110101

(m) 010101010

 Perform the following operation and identify if there is Overflow condition using 1's complement and 2's complement Addition Subtraction using 4 bits. (4 Marks)

(+7) + (-1)

(-1) + (-5)

SPARCH VIT QUESTION PAPERS
ON TELEGRAM TO JOIN